## KADI SARVA VISHWAVIDHYALAYA

### BE Semester V Electronics & Communication Dept. Examination – 2016

Sub code: EC 506 Date: 22/11/2016 Total Marks: 70 Sub Name: VLSI Technology Time: 10:30am to 01:30pm

### Instructions:

- 1. Answer Each Section in Separate Answer sheet.
- 2. Use of Scientific Calculator is permitted.
- 3. All questions are separate
- 4. Indicate clearly, the options you attempted along with its respective question number.
- 5. Use the last page of supplementary for rough work.

### **SECTION I**

| Q.1 (a) | Explain Full custom and semi custom in detail.                          | [05] |
|---------|-------------------------------------------------------------------------|------|
| (b)     | Explain VLSI design flow in detail.                                     | [05] |
| (c)     | Explain the concepts of Regularity and Locality with example.           | [05] |
| (c)     | OR Explain Gate Array in detail.                                        | [05] |
| Q.2 (a) | What is Lithography? Explain all the steps of lithography for n-MOSFET. | [05] |
| (b)     | Draw and explain energy band diagram of the combined MOS system.        | [05] |
| Q.2 (a) | OR What is scaling? Explain any one type of scaling in detail.          | [05] |
| (b)     | Explain LOCOS technique in detail.                                      | [05] |
| Q-3 (a) | Explain Gradual channel Approximation.                                  | [05] |
| (b)     | Define Noise Immunity and Noise Margins.                                | [05] |
| Q-3 (a) | OR Explain operation of MOSFET with current equations.                  | [05] |
| (b)     | Draw and explain VI characteristic of CMOS inverter with all regions.   | [05] |
|         |                                                                         |      |

## **SECTION II**

| Q.4 (a) | Define: 1. Transmission gate 2. CPL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | [05] |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| (b)     | Explain FPGA in detail.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | [05] |
| (c)     | Write a program of Full Adder with structural style using VHDL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | [05] |
|         | or mailtean surface, which shall be OR in the analysis and a leader the head                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |
| (c)     | Write program of NAND gate using structural style using VHDL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | [05] |
| Q.5 (a) | Consider a resistive – load inverter circuit with VDD = 5V,k'n= $20\mu\Lambda/V^2$ , Vto= $0.8V$ ,R <sub>L</sub> = $200k\Omega$ ,and W/L= $2.$ Calculate the critical voltages $V_{OL}$ , $V_{OH}$ , $V_{IL}$ , $V_{IH}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | [05] |
| (b)     | Explain stick diagram with advantage of Euler path.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | [05] |
|         | organization will some their construction of the construction of t |      |
| Q.5 (a) | Calculate the equivalent W/L ratio of nMOS and pMOS with $(W/L)n=10$ and $(W/L)p=15$ for the $Z=((D+E+A)(B+C))$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | [05] |
| (b)     | Explain two input CMOS NOR gate in detail with (W/L) <sub>eq</sub> equation for n inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | [05] |
| Q-6 (a) | Explain CMOS D Latch in detail.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | [05] |
| . (b)   | Write a program of 1 bit comparator using VHDL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | [05] |
| Q-6(a)  | OR Explain clocked SR Latch in detail.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | [05] |
| (b)     | Write a program of 4 × 1 MUX using VHDL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | [05] |
|         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |

## KADI SARVA VISHWAVIDHYALAYA

BE 5th Semester Electronics & Communication Dept. Examination -November 2015

Sub code: EC-506

Sub Name: VLSI Technology and Design

Date: 30 /11/2015

Time: 10:30am to 01:30pm Total Marks:70

### Instructions:

- 1. Answer Each Section in Separate Answer sheet.
- 2. Use of Scientific Calculator is permitted.
- 3. All questions are separate
- 4. Indicate clearly, the options you attempted along with its respective question number.
- 5. Use the last page of supplementary for rough work.

### SECTION I

| Q | ).1 (a) | Explain following terms:  (i) Yield (ii) Manufacturability (iii) Standard Cell based Design | [05] |
|---|---------|---------------------------------------------------------------------------------------------|------|
|   | (b)     | Discuss VLSI design flow in brief. (Y - chart)                                              | [05] |
|   | (c)     | Discuss different device isolation techniques for MOS Transistor.                           | [05] |
|   |         | OR OR                                                                                       |      |
|   | (c)     | Explain Channel Length Modulation.                                                          | [05] |
|   |         |                                                                                             |      |
| Q | (a)     | Explain design and analysis of CMOS two input NOR Gate.                                     | [05] |
|   | (b)     | Explain CMOS Transmission Gate in Detail.                                                   | [05] |
|   |         | OR                                                                                          |      |
| Ç | (a)     | Explain Concept of Regularity, Modularity and Locality.                                     | [05] |
|   | —(b)    | Discuss Scan based Techniques for Testing.                                                  | [05] |
| Q | )-3 (a) | Discuss Layout Design Rules.                                                                | [05] |
|   | (b)     | Explain the working of MOS system under external Bias.                                      | [05] |
|   |         | OR                                                                                          |      |
| Q | )-3 (a) | Draw and explain transistor level implementation of clocked NOR based SR latch circuit.     | [05] |
|   | (b)     | Explain design procedure steps for fabrications of n-MOS transistor                         | [05] |
|   |         |                                                                                             |      |

# SECTION II

| Q.4 (a)        | List the important concern for the IC packaging technology. Also Explain different packaging technologies.        | [05]         |
|----------------|-------------------------------------------------------------------------------------------------------------------|--------------|
| (b)            | Explain the functioning of depletion load nMOS inverter and derive critical voltage points VOH, VOL, VIL and VIH. | [05]         |
| (c)            | Write a short note on Built In Self Test (BIST).                                                                  | [05]         |
| (c)            | OR Discuss basic steps of the LOCOS Process.                                                                      | [05]         |
| Q.5 (a)        | Explain concurrent and non-concurrent statement in VHDL with suitable examples.                                   | [05]         |
| (b)            | Write a 4*1 multiplexer programme using structural modelling.  OR                                                 | [05]         |
| Q.5 (a)<br>(b) | Write a programme a for D flip flop and D latch using process block. Explain PLA and PAL architecture in details. | [05]<br>[05] |
| Q-6 (a)        | Explain details architecture of CPLD.                                                                             | [05]         |
| (b)            | Write a programme for traffic control using FSM(finite state machine).  OR                                        | [05]         |
| Q-6(a)         | Write a programme for a ripple counter using behavior modeling.                                                   | [05]         |
| (b)            | Write a programme for and gate using data flow modeling and also write a test<br>bench for the programme.         | [05]         |

## KADI SARVA VISHWAVIDYALAYA B.E.SEMESTER 5<sup>TH</sup> EXAMINATION NOVEMBER-2014

SUBJECT CODE: EC - 506

SUBJECT NAME: VLSI Technology & Design

DATE: 24/11/2014 TIM

TIME: 10.30 AM To 01.30 PM TOTAL MARKS: 70

### **Instructions:**

- 1. Answer Each Section in Separate Answer sheet.
- 2. Use of Scientific Calculator is permitted.
- 3.All questions are compulsory.
- 4. Indicate clearly, the options you attempted along with its respective question number.
- 5. Use the last page of supplementary for rough work.

### **SECTION-1**

| Q-1(A) (B) | Explain Y – chart of design flow in detail. Explain concept of regularity, modularity and locality.                           | (7)<br>(3) |
|------------|-------------------------------------------------------------------------------------------------------------------------------|------------|
| (C)        | Explain LOCOS in detail.                                                                                                      | (5)        |
|            | OR                                                                                                                            |            |
| (C)        | Explain layout design rules.                                                                                                  | (5)        |
| Q - 2(A)   | Explain MOS system under external bias with energy band diagram                                                               | (7)        |
| (B)        | Explain operation of MOSFET in brief.                                                                                         | (3)        |
|            | OR                                                                                                                            |            |
| Q-2(A)     | Explain gradual channel approximation method.                                                                                 | (7)        |
| (B)        | Explain constant field scaling in brief.                                                                                      | (3)        |
| Q - 3(A)   | Explain resistive load inverter with calculation of V <sub>OH</sub> , V <sub>OL</sub> , V <sub>IL</sub> and V <sub>IH</sub> . | (7)        |
| (B)        | Explain short channel effect in brief.                                                                                        | (3)        |
|            | OR                                                                                                                            |            |
| Q-3(A)     | Explain CMOSinverter with calculation of V <sub>IH</sub> , V <sub>IL</sub> , and V <sub>TH</sub> .                            | (7)        |
| (B)        | Explain CMOS ring oscillator circuit in brief.                                                                                | (3)        |

### **SECTION-2**

| O-4(A)   | Draw and explain circuit of NAND2 gate using CMOS.             | (7) |
|----------|----------------------------------------------------------------|-----|
| (B)      | Explain pseudo – nMOS logic with example.                      | (3) |
| (C)      | Explain clocked JK latch circuit in circuit.                   | (5) |
| (-)      | OR                                                             |     |
| (C)      | Draw and explain CMOS SR latch in detail.                      | (5) |
| O-5(A)   | Explain Behavioral style of modeling with example.             | (7) |
| (B)      | Short note on finite state machine.                            | (3) |
| (-)      | OR                                                             |     |
| Q - 5(A) | Explain structural style of modeling with example.             | (7) |
| (B)      | Difference between concurrent and sequential method.           | (3) |
| O -6(A)  | Explain structure of FPGA in Detail.                           | (7) |
| (B)      | Write down VHDL program for half adder using data flow method. | (3) |
| (2)      | OR                                                             |     |
| Q - 6(A) | Explain structure of CPLD in detail.                           | (7) |
| (B)      | Write down VHDL program for 2*1 mux using data flow method.    | (3) |
|          |                                                                |     |

## KADI SARVA VISHWAVIDYALAYA B.E. SEMESTER 5<sup>TH</sup> EXAMINATION APRIL-2015

SUBJECT CODE: EC-506

SUBJECT NAME: VLSI Technology & Design

DATE: 25/04/2015 TIME: 10.30 AM To 01.30 PM

**TOTAL MARKS: 70** 

#### **Instructions:**

- 1. Answer each section in separate Answer Sheet.
- 2. Use of Scientific Calculator is permitted.
- 3. All questions are compulsory.
- 4. Indicate clearly, the options you attempted along with its respective question number.
- 5. Use the last page of main supplementary for rough work.

## **SECTION-I**

| Q.1 | (A)<br>(B) | Explain a Metal Oxide Semiconductor (MOS) structure in detail.  Draw VLSI design flow and explain. | [05]<br>[05] |
|-----|------------|----------------------------------------------------------------------------------------------------|--------------|
|     |            | Explain Junction Capacitances.                                                                     | [05]         |
|     | (C)        | OR                                                                                                 | [oo]         |
|     | (6)        |                                                                                                    | [05]         |
|     | (C)        | Explain Oxide related Capacitances.                                                                | [05]         |
| Q.2 | (A)        | What is threshold voltage? Draw band diagram of MOS Structure at surface inversion.                | [05]         |
|     | <b>(B)</b> | Explain Layout Design rules in detail.                                                             | [05]         |
|     | (-)        | OR                                                                                                 |              |
| 02  | (A)        | Derive the expression of Threshold Voltage.                                                        | [05]         |
| V   | (B)        | Discuss process flow for the fabrication of an n-type MOSFET on p-type silicon.                    | [05]         |
| 0.3 | (A)        | Consider a CMOS Inverter circuit with the following parameters:                                    | [07]         |
| Q-3 | (A)        | $V_{DD}=3.3V$ , $V_{TO},n=0.6V$ , $V_{TO},p=-0.7V$ , $k_n=200 \mu A/V^2$ , $k_p=80 \mu A/V^2$      | [4.]         |
|     |            | Calculate the noise margin of the circuit.                                                         |              |
|     | (B)        | Justify Regularity, Modularity and Locality.                                                       | [03]         |
|     | (-)        | OR                                                                                                 |              |
| 0-3 | (A)        | Draw circuit of CMOS inverter and explain its function.                                            | [05]         |
| Q J | (B)        | Comparison between Enhancement type MOSFET and Depletion type MOSFET.                              | [05]         |
|     |            | SECTION-II                                                                                         |              |
| Q.4 | (A)        | Difference between Structural and Behavioral modeling.                                             | [05]         |
| 4.4 | (B)        | Explain types of programmable logic device.                                                        | [05]         |
|     | (C)        | Explain Data flow modeling with example.                                                           | [05]         |
|     | (-)        | ÔR                                                                                                 |              |
|     | (C)        | Explain the features of Hardware Description Language.                                             | [05]         |

| Q.5 (A)<br>(B) | What is latch? Explain CMOS D-latch.  Implement following Boolean functions using transmission gates. | [05]<br>[05] |
|----------------|-------------------------------------------------------------------------------------------------------|--------------|
| ( <b>D</b> )   | implement following Boolean functions using transmission gates.                                       | [03]         |
|                | $F = \overline{B}C + \overline{B}A + B\overline{C}A$                                                  |              |
|                | OR                                                                                                    |              |
| Q.5 (A)        | Explain SR latch circuit in detail.                                                                   | [05]         |
| (B)            | Draw circuit of Resistive load Inverter.                                                              | [05]         |
| Q-6 (A)        | Design 8:1 Multiplexer using VHDL.(Using Data Flow modeling)                                          | [05]         |
| (B)            | Explain CMOS Transmission Gates (TGs).                                                                | [05]         |
|                | OR                                                                                                    |              |
| Q-6 (A)        | Design 4-bit Comparator using VHDL                                                                    | [05]         |
| <b>(B)</b>     | Comparison between FPGA and CPLD.                                                                     | [05]         |

----All The Best----